## 1.0 Micro-ISA

# 1.1 Instruction word format



## 1.2 Instruction word fields descriptions

**Table 1: Field descriptions** 

| Field                      | Description                                                                                                                                                                                                                                                                                                           |                                                      |                                                                         |                                                               |                                                               |                                                           |           |               |                 |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------|-----------|---------------|-----------------|
| PC_disp (3)                | PC update information. When an instruction w/ non-zero PC_disp is decoded, the content of PC is updated to PC + PC_disp. Usually, PC_disp is the number of z80 instruction bytes, and only the first instruction if the translation group has non-zero values in this field; other instructions have 0 in this field. |                                                      |                                                                         |                                                               |                                                               |                                                           |           |               |                 |
| F_mask (8)                 | Each b                                                                                                                                                                                                                                                                                                                | it in this                                           | field repr                                                              | esents a                                                      | correspo                                                      | nding co                                                  | ndition b | oit as foll   | ows:            |
|                            | 7                                                                                                                                                                                                                                                                                                                     | 6                                                    | 5                                                                       | 4                                                             | 3                                                             | 2                                                         | 1         | 0             |                 |
|                            | S                                                                                                                                                                                                                                                                                                                     | Z                                                    | X                                                                       | Н                                                             | X                                                             | PV                                                        | N         | C             |                 |
|                            | otherwise, the corresponding bit is not affected. As defined in F register, bit 5 and 3 are unused.  End of translation group, wich represents the z86 bit controls control transfer. Interrupts can occur                                                                                                            |                                                      |                                                                         |                                                               |                                                               |                                                           |           |               |                 |
| EOI (1)                    | bit con                                                                                                                                                                                                                                                                                                               | trols cont                                           | rol trans                                                               | fer. Interi                                                   | oresents<br>upts can                                          | the z80 ir                                                |           |               |                 |
|                            | bit con<br>with th                                                                                                                                                                                                                                                                                                    | trols cont<br>is field, c                            | rol trans<br>or after a                                                 | fer. Interi                                                   | oresents<br>upts can                                          | the z80 ir                                                |           |               |                 |
| OP (6)                     | bit conwith the                                                                                                                                                                                                                                                                                                       | trols cont<br>is field, c<br>tion opco               | erol trans<br>or after a                                                | fer. Interi<br>taken jur                                      | oresents<br>rupts can<br>np / bran                            | the z80 in occur on ch.                                   | ly after  | the instru    | iction          |
|                            | bit conwith the                                                                                                                                                                                                                                                                                                       | trols cont<br>is field, c                            | erol trans<br>or after a                                                | fer. Interi<br>taken jur                                      | oresents<br>rupts can<br>np / bran                            | the z80 in occur on ch.                                   | ly after  | the instru    | iction          |
| OP (6)                     | bit com<br>with th<br>Instruc<br>Destina<br>ter                                                                                                                                                                                                                                                                       | trols cont<br>is field, c<br>tion opco               | or after a  ode  ster field                                             | fer. Interitaken jur                                          | oresents<br>rupts can<br>mp / bran<br>ormat, thi              | the z80 in occur on ch.                                   | ly after  | the instruent | rce regis       |
| OP (6)<br>Rd (5)           | bit com with th Instruct Destinater Source                                                                                                                                                                                                                                                                            | trols cont<br>is field, c<br>tion opco<br>ation regi | erol trans: or after a ode ster field                                   | fer. Interitaken jur                                          | oresents<br>rupts can<br>mp / bran<br>ormat, thi              | the z80 in occur on ch. s field ca                        | n repres  | ent a sou     | rce regis       |
| OP (6)<br>Rd (5)<br>Rs (5) | bit com with th Instruc Destina ter Source Source 8-bit in                                                                                                                                                                                                                                                            | trols cont<br>is field, c<br>tion opco<br>ation regi | erol trans: or after a ode ster field 1 field (le 2 field (ri (signed)) | fer. Internetaken jur  In RI for eft-hand aght-hand field. If | oresents<br>rupts can<br>mp / bran<br>ormat, thi<br>side open | the z80 in occur on ch.  s field ca rand in in erand in i | n repres  | ent a sou     | rce registions) |

## 1.3 Special-purpose registers

**Table 2: Special purpose registers** 

| Register    | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| archPC (16) | Architected 16-bit program counter. Incremented by PC_disp every clock cycle, or updated with the target PC address if a control transfer occurs.                                                                                                                                                                                                                                                                                 |
|             | Note on CTIs (control transfer instructions): When the first instruction in the translation group, archPC is updated by PC_disp, pointing to the next sequential PC. When archPC should be updated by a taken relative branch instruction, you may assume that the offset field of the branch has been pre-calculated so that you don't have to worry about whether archPC is currently pointing to the current PC or the next PC |
| IFF1 (1)    | determines if an incoming maskable interrupt is blocked. The content of this field is updated by EI and DI instructions. See z80 user's manual                                                                                                                                                                                                                                                                                    |
| IFF2 (1)    | contains the previous state of IFF1. The content of this field is updated by EI and DI instructions. See z80 user's manual                                                                                                                                                                                                                                                                                                        |

## 1.4 General purpose registers

General purpose registers are accessed through the register file using 5-bit register specifiers. If the register identifier starts with 0, it is in 8/16-bit group, in which all 8-bit values are sign-extended before fed into the ALU. 16-bit group register identifiers always start with 1. In addition to z80 architected registers, this group has 4 temporary registers, which always end with 10. The order of register specifiers were determined by the register indexing scheme used in z80 architecture, in favor of the ease of translation. So don't complain that the order is so messy.

**Table 3: General purpose registers** 

|          | 8-bit regis | ster group                                                                   | 16-bit register group |           |                   |  |
|----------|-------------|------------------------------------------------------------------------------|-----------------------|-----------|-------------------|--|
| register | specifier   | description                                                                  | register              | specifier | description       |  |
| R0       | 00000       | zero register that always<br>contains 0. Can be used as a<br>16-bit register | SP                    | 11001     | z80 stack pointer |  |
| A        | 01111       | z80 accumulator register                                                     | AF                    | 11100     | z80 {A,F}         |  |
| F        | 01101       | z80 condition code vector                                                    | Air                   | 11100     | Z00 {A,1 }        |  |
| В        | 00001       | z80                                                                          | ВС                    | 10000     | z80 {B,C}         |  |
| С        | 00011       | z80                                                                          | ьс                    | 10000     | 200 {B,C}         |  |
| D        | 00101       | z80                                                                          | DE                    | 10100     | z80 {D,E}         |  |
| Е        | 00111       | z80                                                                          | DE                    | 10100     | 200 (12,12)       |  |
| Н        | 01001       | z80                                                                          | HL                    | 11000     | z80 {H,L}         |  |
| L        | 01011       | z80                                                                          | ПL                    | 11000     |                   |  |
| I        | 00100       | z80                                                                          | IX                    | 10001     | z80               |  |
| R        | 01000       | z80                                                                          | IY                    | 10101     | z80               |  |
| T0       | 00010       | 8bit temp                                                                    | T10                   | 10010     | {T1,T0}           |  |
| T1       | 00110       | 8bit temp                                                                    | 110                   | 10010     | {11,10}           |  |
| T2       | 01010       | 8bit temp                                                                    | T32                   | 11010     | (T2 T2)           |  |
| T3       | 01110       | 8bit temp                                                                    | 132                   | 11010     | {T3,T2}           |  |
|          |             |                                                                              | AF'                   | 11111     | z80 shadow AF     |  |
|          |             |                                                                              | BC'                   | 10011     | z80 shadow BC     |  |
|          |             |                                                                              | DE'                   | 10111     | z80 shadow DE     |  |

**Table 3: General purpose registers** 

|          | 8-bit regis | ter group   |          | 16-bit regis | ster group    |
|----------|-------------|-------------|----------|--------------|---------------|
| register | specifier   | description | register | specifier    | description   |
|          |             |             | HL'      | 11011        | z80 shadow HL |

# 1.5 Instructions

IMPORTANT: Make sure that you are realizing flag bits correctly. In the table below, each instruction has an column "flags generated", in which you can find a note such as "see z80 DAA". Then, look up the table "flag notations" and find the detailed descriptions that you need to implement.

**Table 4: Operand notation** 

| notation | description                                                                                                                        |
|----------|------------------------------------------------------------------------------------------------------------------------------------|
| Rx       | 8bit register                                                                                                                      |
| RRx      | 16bit register                                                                                                                     |
| RRRx     | 8bit or 16bit register                                                                                                             |
| IMM8     | 8-bit immediate (in RRI format). You may want to do sign-extention for this field if the actual computation is performed in 16-bit |
| IMM16    | 16-bit immediate (in RI format)                                                                                                    |

**Table 5: Flag notations** 

|                           | Description                                      | S (sign)           | Z (zero)                     | H (half carry /<br>borrow)                                  | P/V (parity /<br>overflow)             | N (negate)       | C (carry /<br>borrow)                                      |
|---------------------------|--------------------------------------------------|--------------------|------------------------------|-------------------------------------------------------------|----------------------------------------|------------------|------------------------------------------------------------|
| standard (8bit)           | standard 8bit<br>add/sub                         | result (7)         | result == 0 ?<br>1: 0        | ADD: carry at bit 3 to 4 SUB: borrow from bit 4             | overflow at<br>8bit computa-<br>tion   | ADD: 0<br>SUB: 1 | ADD: carry at<br>bit 7 to 8<br>SUB: borrow<br>from bit 8   |
| standard(16bit)           | standard 16bit<br>add/sub                        | result (15)        | result == 0 ?<br>1: 0        | ADD: carry at<br>bit 11 to 12<br>SUB: borrow<br>from bit 12 | overflow at<br>16bit compu-<br>tatin   | ADD: 0<br>SUB: 1 | ADD: carry at<br>bit 15 to 16<br>SUB: borrow<br>from bit 8 |
| z80 AND                   |                                                  | result (7)*        | result(7:0) ==<br>0 ? 1 : 0* | 1                                                           | overflow at<br>8bit computa-<br>tion** | 0                | 0                                                          |
| z80 OR                    |                                                  | result (7)*        | result(7:0) ==<br>0 ? 1: 0*  | 0                                                           | overflow at<br>8bit computa-<br>tion** | 0                | 0                                                          |
| z80 XOR                   |                                                  | result (7)*        | result(7:0) ==<br>0 ? 1 : 0* | 0                                                           | 1 when even parity                     | 0                | 0                                                          |
| z80 shift/rotate for XXX  | for z80 RLC,<br>RRC, RL, RR,<br>SLA, SRA,<br>SRL | result (7)*        | result(7:0) ==<br>0 ? 1 : 0* | 0                                                           | 1 when even parity                     | 0                | consult z80<br>user's manual<br>for carry flags            |
| z80 shift/rotate for XXXA | for z80<br>RLCA,<br>RRCA, RLA,<br>RRA            | not<br>affected*** | not<br>affected***           | 0                                                           | not<br>affected***                     | 0                | consult z80<br>user's manual<br>for carry flags            |
| z80 RRD/RLD               |                                                  | result (7)         | result == 0 ? 1<br>: 0       | 0                                                           | 1 when even parity                     | 0                | not<br>affected***                                         |
| z80 bit b                 |                                                  | don't care         | result == 0 ? 1<br>: 0       | 1                                                           | don't care                             | 0                | not<br>affected***                                         |

**Table 5: Flag notations** 

|            | Description | S (sign)                      | Z (zero)                     | H (half carry /<br>borrow) | P/V (parity / overflow)                             | N (negate)         | C (carry /<br>borrow)   |
|------------|-------------|-------------------------------|------------------------------|----------------------------|-----------------------------------------------------|--------------------|-------------------------|
| z80 in     |             | bit 7 of the<br>data from I/O | the data from I/O == 0 ? 1:0 | 0                          | 1 when the<br>data from I/O<br>has even par-<br>ity | 0                  | not<br>affected***      |
| z80 DAA*** |             | A (7)                         | A == 0 ? 1:0                 | see z80 DAA instruction    | 1 when A has even parity                            | not<br>affected*** | see z80 DAA instruction |
| z80 CPL    |             | not<br>affected***            | not affected ***             | 1                          | not<br>affected***                                  | 1                  | not<br>affected***      |

<sup>\*</sup> Instructions may execute with 16-bit registers. However, sign and zero flags are generated by examining only result bits (7:0).

**Table 6: Instructions** 

| type                | Opcod<br>e | Synopsis                 | for-<br>mat | Semantic                   | description | Flags gener-<br>ated | note        |
|---------------------|------------|--------------------------|-------------|----------------------------|-------------|----------------------|-------------|
|                     | 00         | add Ra, Rb, Rc           | RRR         | Ra = Rb + Rc               |             | standard (8bit)      |             |
|                     | 01         | addi Ra, Rb, IMM8        | RRI         | Ra = Rb + IMM(signed)      |             | standard (8bit)      |             |
|                     | 02         | sub Ra, Rb, Rc           | RRR         | Ra = Rb – Rc               |             | standard (8bit)      |             |
|                     | 03         | add16 RRa, RRb,<br>RRc   | RRR         | RRa = RRb + RRc            |             | standard<br>(16bit)  |             |
| ALU arith-<br>metic | 04         | addi16 RRa, RRb,<br>IMM8 | RRI         | RRa = RRb + IMM(signed)    |             | standard<br>(16bit)  |             |
|                     | 05         | sub16 RRa, RRb,<br>RRc   | RRR         | RRa = RRb – RRc            |             | standard<br>(16bit)  |             |
|                     | 1A         | subi Ra, Rb, IMM8        | RRI         | Ra = Rb – IMM(signed)      |             | standard (8bit)      | newly added |
|                     | 1B         | subi16 RRa, RRb,<br>IMM8 | RRI         | RRa = RRb –<br>IMM(signed) |             | standard<br>(16bit)  | newly added |

<sup>\*\*</sup>In z80 manual, it is unclear that overflow bit for AND and OR operation. Just follow the standard boolean equation for overflow checking.

<sup>\*\*\*</sup> it will be taken care of by annotation bits. Therefore, treat it as "don't care"

<sup>\*\*\*\*</sup> follow flag bits in z80 user's manual

**Table 6: Instructions** 

| type             | Opcod<br>e | Synopsis                  | for-<br>mat | Semantic                                                                                                                        | description                                                                | Flags gener-<br>ated                                       | note                                                                                                                                                                                                                                                                                                           |
|------------------|------------|---------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | 06         | and RRRa, RRRb,<br>RRRc   | RRR         | RRRa = bitwise RRRb & RRRc                                                                                                      |                                                                            | follow z80 AND                                             |                                                                                                                                                                                                                                                                                                                |
|                  | 07         | andi RRRa, RRRb,<br>IMM8  | RRI         | RRRa = bitwise RRRb & IMM8                                                                                                      |                                                                            | follow z80 AND                                             | If RRR is a 16bit register, IMM8 is sign extended                                                                                                                                                                                                                                                              |
|                  | 08         | or RRRa, RRRb,<br>RRRc    | RRR         | RRRa = bitwise RRRb   RRRc                                                                                                      |                                                                            | follow z80 OR                                              |                                                                                                                                                                                                                                                                                                                |
|                  | 09         | ori RRRa, RRRb,<br>IMM8   | RRI         | RRRa = bitwise RRRb  <br>IMM8                                                                                                   |                                                                            | follow z80 OR                                              | if RRR is a 16 bit register, IMM8 is sign extended                                                                                                                                                                                                                                                             |
|                  | 0A         | xor RRRa, RRRb,<br>RRRc   | RRR         | RRRa = bitwise RRRb<br>xor RRRc                                                                                                 |                                                                            | follow z80 xor                                             |                                                                                                                                                                                                                                                                                                                |
|                  | 0B         | xori RRRa, RRRb,<br>IMM8  | RRI         | RRRa = bitwise RRRb<br>xor IMM8                                                                                                 |                                                                            | follow z80 xor                                             | if RRR is a 16bit register IMM8 is sign extended                                                                                                                                                                                                                                                               |
|                  | 0C         | not RRRa, RRRb            | RRI         | RRRa = bitwise ~RRRb                                                                                                            |                                                                            | follow z80 CPL                                             |                                                                                                                                                                                                                                                                                                                |
| ALU logi-<br>cal | 0D         | shiftrotate Ra, Rb,<br>OP | RRI         | OP field is defined as follows: RLC: 00 RLCA: 01 RRC: 02 RRCA: 03 RL: 04 RLA: 05 RR: 06 RRA: 07 SLA: 08 SRA: 09 SRL: 0A SLL: 0B | direct imple-<br>mentation of<br>rotate and shift<br>z80 instruc-<br>tions | as defined in<br>z80 shift and<br>rotate instruc-<br>tions | Even in ???A instructions, Ra and Rb will be explicitly set to A register by the xla- tor. Implicitly, this instruc- tion assumes to have F register as an input  note: SLL (shift left logical) operation is undocu- mented and will be added. please find some informa- tion on undocumented z80 instruction |
|                  | 0E         | get4 Ra, Rb, IMM8         | RRI         | Ra(3:0) = Rb(7:4) if<br>IMM!=0, Rb(3:0) other-<br>wise.<br>Ra(7:4) = 0000                                                       | get H/L portion<br>4 bits                                                  | none                                                       | for RLD operation                                                                                                                                                                                                                                                                                              |
|                  | 0F         | merge44 Ra, Rb, Rc        | RRR         | Ra = {Rb(3:0), Rc(3:0)}                                                                                                         | merge 2 L portion 4-bit chunks into one 8-bit value                        | follow RRD /<br>RLD                                        | for RLD operation                                                                                                                                                                                                                                                                                              |
|                  | 10         | mvPC RRa                  | RRI         | RRa = PC                                                                                                                        | copy the cur-<br>rent content of<br>PC into RRa                            | none                                                       | This is required since PC is a special purpose register                                                                                                                                                                                                                                                        |
|                  | 1C         | mvlff RRRa, IMM8          | RRI         | RRRa(0) = iff1 if IMM8 = 1 RRRa(0) = iff2 if IMM8 = 2 other bits in RRRa become 0                                               | Read the iff1 / iff2 into RRRa                                             | none                                                       | undetermined if IMM8 is<br>not 1 or 2<br>newly added                                                                                                                                                                                                                                                           |
| ALU spe-         | 11         | DAA Ra, Rb                | RRI         | Read Rb, perform DAA<br>operations and put the<br>result into Ra<br>same as z80 DAA                                             | direct imple-<br>mentation of<br>z80 DAA<br>instruction                    | follow z80 DAA                                             | Ra and Rb will be explicitly<br>set to A register by the xla-<br>tor. Implicitly, this instruc-<br>tion assumes to have F<br>register as an input.<br>special ALU support                                                                                                                                      |

**Table 6: Instructions** 

| type                | Opcod<br>e | Synopsis                | for-<br>mat | Semantic                                                                | description                                                                                       | Flags gener-<br>ated | note                                                                                                                                                              |
|---------------------|------------|-------------------------|-------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                     | 12         | getbit Ra, Rb, IMM8     | RRI         | Ra(0) = Rb(bit IMM)<br>Ra(7:1) = 0000000                                | get one bit<br>from Rb, copy<br>the bit into Ra,<br>clears other<br>bits in Ra                    | see bit b, (??)      | 8bit op, IMM is x00 ~ x07.<br>the result undetermined if<br>IMM is out of range                                                                                   |
| ALU bit operation   | 13         | ngetbit Ra, Rb, IMM8    | RRI         | Ra(0) = ~Rb(bit IMM)<br>Ra(7:1) = 0000000                               | get one bit<br>from Rb, invert<br>the bit, copy<br>the bit into Ra,<br>clears other<br>bits in Ra | see bit b, (??)      | 8bit op, IMM is x00 ~ x07.<br>the result undetermined if<br>IMM is out of range                                                                                   |
|                     | 14         | setbit Ra, Rb, IMM8     | RRI         | Ra(bit IMM) = (Rb != 0 ?<br>1 : 0)<br>other bits in Ra not<br>affected* | set one bit in<br>Ra with the<br>content of Rb                                                    | none                 | IMM is x00 ~ x07. the result undetermined if IMM is out of range                                                                                                  |
|                     | 15         | nsetbit Ra, Rb, IMM8    | RRI         | Ra(bit IMM) = (Rb == 0 ?<br>1 : 0)<br>other bits in Ra not<br>affected* | set one bit in<br>Ra with the<br>content of Rb                                                    | none                 | IMM is x00 ~ x07. the result undetermined if IMM is out of range                                                                                                  |
|                     | 20         | j IMM16                 | RI          | PC = IMM                                                                | jump direct to IMM16                                                                              | none                 | always taken                                                                                                                                                      |
|                     | 21         | jr RRa                  | RI          | PC = RRa                                                                | jump direct to<br>the content of<br>RRa                                                           | none                 | always taken                                                                                                                                                      |
|                     | 22         | Jc RRRa, IMM16          | RI          | if RRRa is not 0, PC = IMM                                              | jump direct to<br>IMM16 if RRRa<br>is true (non<br>zero)                                          | none                 | conditional, RRRa is either<br>8 or 16 bits                                                                                                                       |
| Control<br>transfer | 23         | Jrc RRRa, RRb           | RRI         | if RRRa is not 0, PC = RRb                                              | jump direct to<br>the content of<br>RRRb if RRRa<br>is true                                       | none                 | conditional, RRRa is either<br>8 or 16 bits                                                                                                                       |
|                     | 24         | bne RRRa, RRRb,<br>IMM8 | RRI         | if RRRa != RRRb, PC =<br>PC + IMM8 (signed)                             | jump relative if<br>(RRRa ==<br>RRRb)                                                             | none                 | relative branch, the offset<br>is dependent on z80 ops,<br>assuming PC has already<br>been incremented at the<br>beginning of the translated<br>instruction group |
|                     | 25         | beq RRRa, RRRb,<br>IMM8 | RRI         | if RRRa == RRRb, PC =<br>PC + IMM8 (signed)                             | jump relative if<br>(RRRa !=<br>RRRb)                                                             | none                 | relative branch, the offset<br>is dependent on z80 ops,<br>assuming PC has already<br>been incremented at the<br>beginning of the translated<br>instruction group |
|                     | 30         | ld Ra, (RRb + IMM8)     | RRI         | Ra = [RRb + IMM(signed)]                                                |                                                                                                   | none                 | 8bit load                                                                                                                                                         |
| load /<br>store     | 31         | st Ra, (RRb + IMM8)     | RRI         | [RRb + IMM(signed)] =<br>Ra                                             |                                                                                                   | none                 | 8bit store                                                                                                                                                        |
| 31016               | 16         | limm RRRa, IMM16        | RI          | RRRa = IMM                                                              | load 16-bit<br>immediate into<br>the register                                                     | none                 | higher 8bits of IMM are ignored if RRRa is Ra                                                                                                                     |
|                     | 17         | EI                      | RRR         | set iff to 1                                                            | enable inter-<br>rupt                                                                             | none                 | interrupt FF (iff1, iff2) con-<br>trol. See z80 EI implemen-<br>tation                                                                                            |
| Interrupt           | 18         | DI                      | RRR         | set iff to 0                                                            | disable inter-<br>rupt                                                                            | none                 | interrupt FF (iff1, iff2) control. See z80 DI implementation                                                                                                      |
|                     | 19         | IM IMM16                | RI          | set the interrupt mode to IMM16 (do nothing)                            |                                                                                                   | none                 | will not be implemented since SMS uses only interrupt mode 1.                                                                                                     |

**Table 6: Instructions** 

| type | Opcod<br>e | Synopsis            | for-<br>mat | Semantic                     | description    | Flags gener-<br>ated | note                                                  |
|------|------------|---------------------|-------------|------------------------------|----------------|----------------------|-------------------------------------------------------|
| 1/0  | 32         | in Ra, (Rb + IMM8)  | RRI         | Ra = I/O port (Rb + IMM8)    | I/O port read  | follow z80 In        | check z80 IN instruction for address bus controls     |
| I/O  | 33         | out Ra, (Rb + IMM8) | RRI         | I/O port (Rb + IMM8) =<br>Ra | I/O port write | none                 | check z80 OUT instruction<br>for address bus controls |

<sup>\*</sup> since unrelated bits in setbit / nsetbit are unmodified, the ALU should read the original content of the target register, change one bit, and overwrite all bits in the target register again.

#### 2.0 Interface Definition

### 2.1 Signal handshaking

All signals defined in this section should transit synchronously with respect to the positive edge of the clock (CLK) signal. No input and output signal may depend on edge-triggered operations, which implies that all input signals are examined only at the positive edge of CLK, only by the input signal levels. Therefore, an outgoing signal generated by the source in the current clock cycle affects the output of the destination in the following clock cycle.

All input and output signals follow the rules:

- Detecting an incoming signal: level detection at positive edge of CLK
- generating an outgoing signal: start transiting at negitive edge of CLK, sustaining until the next negative edge of CLK, if possible. If not possible, you should guarantee that the outgoing signal does not transit in sync with the positive edge of CLK.

Note that accessing memory interface (mem\_arbit) unit follows different strateges to minimize the inter-communication delay, and the signal handshaking defined here does not apply.

### 2.2 Reset handling

All modules have a reset port to initialize their states and values. The reset is synchronously detected by the level of the signal at positive edges of CLK. Edge detections of the reset is depreciated. The recommended reset implementation is shown as follows:

```
always@(posedge CLK) // do not put RST here
begin
  if (RST == 1) begin // detect the level synchronously
    // put reset routine here
    end
    else // other routines
    end // end of always routine
Figure 2. Reset implementation
```

#### 2.3 Translator -- RISC core

The following table defines signals between the translator and the RISCcore.

Table 7: Interface between translator and RISC core

| Signal name | bits | direction<br>(xlator core) | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Iword       | 39   | <i>→</i>                   | Instruction word (instruction + annotation), as defined in Figure 1. Note: there is no such signal as "no instruction" or "instruction queue empty". Instead, the instruction queue always generate nop w/ EOI if no instruction is available from the queue. Therefore, the RISC core can assume that fetch stall does not occur.                                                                                                                                                                                                                                                                                                                                                                      |
| pipe_stall  | 1    | <                          | Assert when the RISC core should not dequeue an instruction from the instruction queue (xlator) due to pipeline stall. The pipeline stall condition occurs because of structural hazard and memory wait.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| flush       | 1    | <                          | Assert when a control tranfer (taken branch / jump) or a memory paging should occur. Note that interrupts use <i>interrupt</i> signal to nofity xlator. When xlator receives this signal, xlator sets <i>fetchPC</i> to the content of <i>targetPC</i> , and invalidates all instructions in instruction queue, xlator module and instruction bytes in z80 decoder. Typically, <i>fetchPC</i> in xlator is synchronized with <i>archPC</i> by this signal, and the xlator starts fetching again from the new <i>fetchPC</i> (updated by <i>targetPC</i> ) after flush.  RISC core: when this signal is asserted, targetPC should contain the correct target PC address that updates archPC and fetchPC. |
| INT         | 1    | <                          | Assert by the interrupt handler when an maskable interrupt should be serviced. The xlator and the RISC pipeline are also flushed as if <i>flush</i> is asserted, but xlator starts generating a seriese of u-ops that save <i>archPC</i> onto the stack in memory, and that jump to the trap location.                                                                                                                                                                                                                                                                                                                                                                                                  |
| NMI         | 1    | <                          | Assert by the interrupt handler when a non-maskable interrupt should be serviced. The xlator and the RISC pipeline are also flushed as if <i>flush</i> is asserted, but xlator starts generating a seriese of u-ops that save <i>archPC</i> onto the stack in memory, and that jump to the trap location.                                                                                                                                                                                                                                                                                                                                                                                               |
| targetPC    | 16   | <                          | Valid only when <i>flush</i> is 1; ignored otherwise. It is the RISC core's responsibility to put an appropriate target PC for taken branch / jump (but trap locations are set up by xlator)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

## 3.0 Handling control transfers -- not done yet

#### 3.1 Interrupt handling

When an interrupt (maskable / non-maskable) is detected by the RISC core,

- 1) the RISC core determines whether the processor should handle the interrupt. If it is maskable and iff1 is 0, the interrupt request is ignored; else the request will be processed. Reset iff1 after the reception to prevent other incoming interrupts.
- 2) The interrupt handler in RISC core holds the interrup signal until an instruction with EOI is encountered in decode/RF stage, or a control transfer occurs. The archPC has already been updated with the next PC, which may be sequential or a taken target.

3) The interrupt handler asserts interrupt signal as well as targetPC (a trap location, depending on whether maskable / non-maskable) to xlator. Then, f